# Floating-point matrix multiplication accelerator

The tutorial goes through the process of:

- 1. creating an accelerator for matrix multiplication with Vitis HLS;
- 2. creating a platform that includes the accelerator with **Vivado**;
- 3. creating software to use the accelerator with Vitis.

#### This document is based on Xilinx application note XAPP1170, 2016.

A Zynq Accelerator for Floating Point Matrix Multiplication Designed with Vivado HLS Authors: Daniele Bagni, A. Di Fresco, J. Noguera, F. M. Vallina

#### Associated files:

- The file mmult.h contains several versions of the matrix multiplication code.
- The file mmult\_accel.cpp contains the versions to be synthesized.
- The file mmult\_test.cpp contains code to test synthesizable implementations.

## Overall system organization



X15748-010316

## Part 1: High-Level Synthesis

Create a new project named hls\_mmult\_prj in Vivado HLS.



Add file mmult\_accel.cpp and select function "standalone\_mmult".



Add the testbench file  $mmult_test.cpp\dots$ 



Set clock period to 20 ns and choose ZedBoard; Vivado IP Flow Target



Use Window → Show View → Flow Navigator to open the navigato. Run C Sim Simulation



### You should get the messages ...

#### Run C Synthesis.

The target implementation is (mmult.h):

#### and the results are



### Check also the messages that appear in the console:

```
INFO: [XFORM 203-510] Pipelining loop 'L2'
(../Users/jcf/Desktop/xapp1170/xapp1170_2015v4/empty/hls/mmult.h:57) in function
'standalone_mmult' automatically.
```

```
INFO: [XFORM 203-502] Unrolling all sub-loops inside loop 'L2'
(../Users/jcf/Desktop/xapp1170/xapp1170_2015v4/empty/hls/mmult.h:57) in function
'standalone_mmult' for pipelining.
INFO: [HLS 200-489] Unrolling loop 'L3'
(../Users/jcf/Desktop/xapp1170/xapp1170_2015v4/empty/hls/mmult.h:57) in function
'standalone_mmult' completely with a factor of 32.
INFO: [XFORM 203-541] Flattening a loop nest 'L1'
(../Users/jcf/Desktop/xapp1170/xapp1170_2015v4/empty/hls/mmult.h:53:14) in function
'standalone_mmult'.
[...]
INFO: [SCHED 204-61] Pipelining loop 'L1_L2'.
WARNING: [HLS 200-885] Unable to schedule 'load' operation ('A_load_2',
../Users/jcf/Desktop/xapp1170/xapp1170_2015v4/empty/hls/mmult.h:53) on array 'A'
due to limited memory ports. Please consider using a memory core with more ports or
partitioning the array 'A'.
INFO: [HLS 200-1470] Pipelining result: Target II = 1, Final II = 16, Depth = 135,
loop 'L1_L2'
```

Notice that the synthesizer:

- automatically unrolled loop L3 completely;
- flattened loop nest L1 (L1\_L2 above);
- applied pipelining to L1\_L2 with II=1, but failed to meet that constraint.

We will solve the problem by partitioning the input arrays. The appropriate directives are already in the code as comments, but we will insert them in a new solution (solution2)

Right-click on the hls\_mmult\_prj project in the explorer and choose "New Solution..."



Be sure to copy directives and constraints from the previous solution.



Notice that solution2 is now the active solution (modifications of constraints and directives are limited to the current solution).

Choose the "Directive" tabs in the top right window.

We are interested in the mmult hw function.



Select L2 and right-click to insert a directive:



Notice that folder "constraints" in solution 2 now contains a "directives.tcl" file. The addition of this directive should lead to no change in this case, because the system already tries to pipeline the loop (as seen before).

We will add two more directives to the function. Select mmult\_hw, right-click and insert:



and



### Run C Synthesis



Notice that the synthesis completes without constraint violations.

Create a new solution (solution3) to attempt to create an accelerator that runs at 100 MHz.



Run C Synthesis. It completes successfully.



Compare Latency and resources between solution2 and solution3.

We now have an accelerator that could, theoretically, receive new data on each clock cycle. However, the accelerator is not usable because of its interface.

How many bits has the interface?



### Too many ...

For achieving high performance with a feasible interface, some modifications are required.

## Part 2: High-Level Synthesis - Streaming interface

This project will create an accelerator with **a streaming interface** that conforms to the AXI-4 bus protocol.

In this project, the accelerator consists of the mmult module "wrapped" inside an interface block.



Create a new project named hls\_wrapped\_mmult\_prj in Vivado HLS. Use the same files as before, but use a different top level function, HLS\_accel(). Add the flag "-DDB\_DEBUG" to all the C++ files.





#### Run C Simulation. You should get a message indicating success.

```
DEBUGGING AXI4 STREAMING DATA TYPES!
```

#### (Try to find out what the test code does.)

#### The top-level function is:

Read the "wrapped\_mmult\_hw()" and try to understand what is going on. Notice that:

- Some pipeline pragmas are already inserted in the code.
- The original hardware module function is called on line 155.

As previously, select mmult\_hw() oin the directive window and insert the two directives:



and



Select loop L2 in mmult\_hl() and set the directive:



Run C Synthesis.

The synthesis step should run successfully. Inspect the results (including the information about the interface).



On the toolbar, select the green arrow and choose "Export RTL". Take note of where you store the IP.



This will call Vivado to synthesize the block (takes some time) and include the result in the IP package.



Export the report(.html) using the Export Wizard

## Part 3: Hardware platform design

We will use Vivado to create the hardware platform, which will include (see figure in the introduction):

- 1. A timer;
- 2. Our accelerator;
- 3. A Direct-Memory-Access controller.

Run Vivado 2020.02 and create a new project.





#### Select the ZedBoard:



Click "Finish". Vivado will create an empty project.

In the project Manager area of rhe Flow Navigator click "IP Catalog":



In the IP Catalog tab, right-click and select "IP Settings...".

Add a new repository in a new folder. Select IP→ Repository on the left bar (project settings) and use the + button to add a repository.

For that, go to the project directory, click the "Create new folder" icon and enter the folder name



Close the window.

In theIP Catalog window, right-click on "User Repository" and select "Add IP to repository...", browse to where you store the IP and select it. You should now have an IP in your catalog.



Using the Windows file manager, copy file "2015v4\_ipi\_xapp1170\_bd.tcl" to the project directory.



Go to the TCL console (a tab in the bottom of the Vivado window) and enter the command source 2015v4\_ipi\_xapp1170\_bd.tcl and press Enter.

Click Create Block Design in the Flow Navigator. Create a design called "system".



You should have and empty Diagram tab.



#### Go to the Tcl Console tab.

Use the command "cd" to change the current directory to the project directory (which is shown in the window bar)



cd directory\_name

You can use the "pwd" command to determine the current directory (example below).



In the project directory, execute the Tcl command: source create\_design.tcl Right-click in the Diagram tab, and select "Regenerate Layout"

Validate the design using the validation icon Everything should be OK.